CATCH: a Cost Analysis Tool for Co-optimization of chiplet-based Heterogeneous systems

Reading time: 1 minute
...

📝 Original Info

  • Title: CATCH: a Cost Analysis Tool for Co-optimization of chiplet-based Heterogeneous systems
  • ArXiv ID: 2503.15753
  • Date: 2025-03-20
  • Authors: ** 정보가 제공되지 않았습니다. (논문에 명시된 저자 정보를 확인해 주세요.) **

📝 Abstract

With the increasing prevalence of chiplet systems in high-performance computing applications, the number of design options has increased dramatically. Instead of chips defaulting to a single die design, now there are options for 2.5D and 3D stacking along with a plethora of choices regarding configurations and processes. For chiplet-based designs, high-impact decisions such as those regarding the number of chiplets, the design partitions, the interconnect types, and other factors must be made early in the development process. In this work, we describe an open-source tool, CATCH, that can be used to guide these early design choices. We also present case studies showing some of the insights we can draw by using this tool. We look at case studies on optimal chip size, defect density, test cost, IO types, assembly processes, and substrates.

💡 Deep Analysis

📄 Full Content

Reference

This content is AI-processed based on open access ArXiv data.

Start searching

Enter keywords to search articles

↑↓
ESC
⌘K Shortcut